The original paper is in English. Non-English content has been machine-translated and may contain typographical errors or mistranslations. ex. Some numerals are expressed as "XNUMX".
Copyrights notice
The original paper is in English. Non-English content has been machine-translated and may contain typographical errors or mistranslations. Copyrights notice
Dans les applications de communication et de traitement multimédia dominées par les données en temps réel, une hiérarchie de mémoire multicouche est généralement utilisée pour améliorer les performances du système et également pour réduire la consommation d'énergie. Des économies d'énergie dynamique peuvent être obtenues en accédant aux données fréquemment utilisées à partir de mémoires sur puce plus petites plutôt qu'à partir de grandes mémoires d'arrière-plan. Cet article se concentre sur la réduction de la consommation d'énergie dynamique dans le sous-système mémoire des systèmes de traitement du signal multidimensionnel, à partir de la spécification algorithmique de haut niveau de l'application. L'article présente un modèle formel qui identifie les parties des réseaux les plus intensément consultées, en tenant également compte des durées de vie relatives des signaux. Testé sur une hiérarchie de mémoire à deux couches, ce modèle a permis des économies d'énergie dynamique de 40 % à plus de 70 % par rapport à l'énergie utilisée dans le cas de conceptions de mémoire plates.
The copyright of the original papers published on this site belongs to IEICE. Unauthorized use of the original or translated papers is prohibited. See IEICE Provisions on Copyright for details.
Copier
Hongwei ZHU, Ilie I. LUICAN, Florin BALASA, Dhiraj K. PRADHAN, "Formal Model for the Reduction of the Dynamic Energy Consumption in Multi-Layer Memory Subsystems" in IEICE TRANSACTIONS on Fundamentals,
vol. E91-A, no. 12, pp. 3559-3567, December 2008, doi: 10.1093/ietfec/e91-a.12.3559.
Abstract: In real-time data-dominated communication and multimedia processing applications, a multi-layer memory hierarchy is typically used to enhance the system performance and also to reduce the energy consumption. Savings of dynamic energy can be obtained by accessing frequently used data from smaller on-chip memories rather than from large background memories. This paper focuses on the reduction of the dynamic energy consumption in the memory subsystem of multidimensional signal processing systems, starting from the high-level algorithmic specification of the application. The paper presents a formal model which identifies those parts of arrays more intensely accessed, taking also into account the relative lifetimes of the signals. Tested on a two-layer memory hierarchy, this model led to savings of dynamic energy from 40% to over 70% relative to the energy used in the case of flat memory designs.
URL: https://global.ieice.org/en_transactions/fundamentals/10.1093/ietfec/e91-a.12.3559/_p
Copier
@ARTICLE{e91-a_12_3559,
author={Hongwei ZHU, Ilie I. LUICAN, Florin BALASA, Dhiraj K. PRADHAN, },
journal={IEICE TRANSACTIONS on Fundamentals},
title={Formal Model for the Reduction of the Dynamic Energy Consumption in Multi-Layer Memory Subsystems},
year={2008},
volume={E91-A},
number={12},
pages={3559-3567},
abstract={In real-time data-dominated communication and multimedia processing applications, a multi-layer memory hierarchy is typically used to enhance the system performance and also to reduce the energy consumption. Savings of dynamic energy can be obtained by accessing frequently used data from smaller on-chip memories rather than from large background memories. This paper focuses on the reduction of the dynamic energy consumption in the memory subsystem of multidimensional signal processing systems, starting from the high-level algorithmic specification of the application. The paper presents a formal model which identifies those parts of arrays more intensely accessed, taking also into account the relative lifetimes of the signals. Tested on a two-layer memory hierarchy, this model led to savings of dynamic energy from 40% to over 70% relative to the energy used in the case of flat memory designs.},
keywords={},
doi={10.1093/ietfec/e91-a.12.3559},
ISSN={1745-1337},
month={December},}
Copier
TY - JOUR
TI - Formal Model for the Reduction of the Dynamic Energy Consumption in Multi-Layer Memory Subsystems
T2 - IEICE TRANSACTIONS on Fundamentals
SP - 3559
EP - 3567
AU - Hongwei ZHU
AU - Ilie I. LUICAN
AU - Florin BALASA
AU - Dhiraj K. PRADHAN
PY - 2008
DO - 10.1093/ietfec/e91-a.12.3559
JO - IEICE TRANSACTIONS on Fundamentals
SN - 1745-1337
VL - E91-A
IS - 12
JA - IEICE TRANSACTIONS on Fundamentals
Y1 - December 2008
AB - In real-time data-dominated communication and multimedia processing applications, a multi-layer memory hierarchy is typically used to enhance the system performance and also to reduce the energy consumption. Savings of dynamic energy can be obtained by accessing frequently used data from smaller on-chip memories rather than from large background memories. This paper focuses on the reduction of the dynamic energy consumption in the memory subsystem of multidimensional signal processing systems, starting from the high-level algorithmic specification of the application. The paper presents a formal model which identifies those parts of arrays more intensely accessed, taking also into account the relative lifetimes of the signals. Tested on a two-layer memory hierarchy, this model led to savings of dynamic energy from 40% to over 70% relative to the energy used in the case of flat memory designs.
ER -